

## I - ASSIGNMENT

(Start Writing From Here)

1. State and prove commutative laws, Associative laward distributive law with truthtable.

The Commutative laws are fundamental Principles in Bookan algebra. The commutative laws state that the order of operands doesnot affect the outcome of certain lunary operations. In Bookan algebra, the two main commutative operation are the AND operation(1) are the OR Operation (V).

Commutative law of AND (conjunction):

PAQ = QAP

This law states that the order in which two propositions are combined using the AND operation does not affect the

| TOUL         |   | - |     |
|--------------|---|---|-----|
| Truth table: | P | 9 | PAS |
|              | 0 | 0 | 0   |
|              | 0 | 1 | 0   |
|              | 1 | 0 | 0   |
|              | 보 | 1 | 1   |

Commutative law of DR ( Disjunction)

PV9 = 9VP

This law states that the order in which two propositions are somblined using or operation does not affect result.



| Truth tables- | P | 9 | PV9 |  |
|---------------|---|---|-----|--|
|               | 0 | 0 | 0   |  |
|               | 0 | 4 | 1   |  |
|               | 1 | 0 | 1   |  |
|               | 1 | 土 | 1   |  |

Associative Law & This law states that the grouping of operands does not after the outcome of restain binary operation.

The main two Associative operations are the AND operation (1) and the OR operation (v).

Associative Law of ANDS-The law is p(pra) ry = pr(qra)

| Truth | table |   |   |          |          |
|-------|-------|---|---|----------|----------|
|       | P     | 9 | 7 | (PAQ) NY | PN(grny) |
|       | 0     | 0 | 0 | 0        | 0        |
|       | 0     | 0 | 1 | 0        | 0        |
|       | 0     | 1 | 0 | 0        | 0        |
|       | 0     | 1 | ュ | 0        | 0        |
|       | 1     | 0 | 0 | 0        | 0        |
|       | ュー    | 0 | ユ | 0        | 0        |
|       | ュー    | 1 | 0 | 0        | 0        |
|       | ᅺ     | 1 | 1 | ユ        | 1        |



Associative law of OR:

| This law is (PVQ) yr = PV(qVY) |  |   |   |   |         |         |  |  |  |
|--------------------------------|--|---|---|---|---------|---------|--|--|--|
| Truth t                        |  | P | 9 | Υ | (pra)vr | pi(qvr) |  |  |  |
|                                |  | 0 | 0 | 0 | 0       | 0       |  |  |  |
|                                |  | 0 | 0 | 1 | 1       | 1       |  |  |  |
|                                |  | 0 | 1 | 0 | 1       | 7       |  |  |  |
|                                |  | 0 | 土 | 1 | 1       | 1       |  |  |  |
|                                |  | 1 | 0 | 0 | 1       | 1       |  |  |  |
|                                |  | 1 | 0 | 1 | 1       | 1       |  |  |  |
|                                |  | ュ | ュ | 0 | 1       | 1       |  |  |  |
|                                |  | 1 | ュ | 1 | 1       | 1       |  |  |  |

## Distributive Laws

The Distributive faw in Boolean algebra describes the relationship between AND(n) and OR (v) operations

There are two forms of distributive law, one for each operation.

Distribution Law for AND Over OR:

| The law is     | The law is PA (9 VY) = (PA9) V, (PAY) |   |          |     |         |               |  |  |  |  |  |  |
|----------------|---------------------------------------|---|----------|-----|---------|---------------|--|--|--|--|--|--|
| Truth table :- |                                       | a | $\gamma$ | OVY | pr(qvr) | (png) v (png) |  |  |  |  |  |  |
|                | 0                                     | 0 | 0        | 0   | 0       | 0             |  |  |  |  |  |  |
|                | 0                                     | 0 | 10       | 1   | 0       | 0             |  |  |  |  |  |  |
|                | 0                                     | 7 | 1        | 1   | 0       | 0             |  |  |  |  |  |  |
|                | 1                                     | 0 | 0        | 0   | 0       | 0             |  |  |  |  |  |  |
|                | 7                                     | 0 | 1        | 1   | 1       | 1             |  |  |  |  |  |  |
|                | 1                                     | 1 | 0        | 7   | 4       | 1             |  |  |  |  |  |  |
|                | 1                                     | 1 | 1        | 1 5 | 1       | 1 CMRIT       |  |  |  |  |  |  |



Distributive Law for OR Over AND:

| The law is   |   | 0 | )= ( | PV9)1 | (evr) |             |
|--------------|---|---|------|-------|-------|-------------|
| Truth table: |   | 9 | γ    | 9/17  | 2     | (pva)n(pvr) |
|              | 0 | 0 | 0    | 0     | 0     | 0           |
|              | 0 | 0 | 7    | 0     | 0     | 0           |
|              | 0 | 4 | 0    | 0     | 0     | 0           |
|              | 0 | 1 | 1    | 1     | 1     | 1           |
|              | 1 | 0 | 0    | 0     | 1     | 1           |
|              | 7 | 0 | 1    | 0     | 1     | ন           |
|              | 7 | 1 | 0    | 0     | 1     | 1           |
|              | 1 | 1 | 1    | 1     | 1     | 1           |

2. Explain about floating-point representation with an Gample.

-> Floating - Point representation is a method used to represent real numbers in a way that accommodates a wide range of values, including very large and very small numbers.

In a computer System bloating - point numbers are typically represented using the IEEE 754 standard -) The basic idea to Express a real number on a product of two components: a Martina and an Exponent -) The general form of a floating-point representation can be expressed as

(-1) sign x Mantina x 2 Exponent



floating point representation can be represented in two ways single precision-1.NXBe+127

Double Precision-1.NXBe+1023

Example:

Single precision

1.10011x24 = 1.NXBe+127 1.10011x24 = 1.10011xB4+127 = 131

32 Bita

|     | sign   E | M              | 2  | 131  |
|-----|----------|----------------|----|------|
|     | Š, šbiti | 23 bits        | 2  | 65-1 |
|     | ,        |                | 2  | 32-1 |
| -0- | 70000011 | 10011000000000 | 2_ | 16-0 |
|     |          | 0000000000     | 2  | 8-0  |
|     | Exponent |                | 2  | 4-0  |
|     |          |                | 2  | 2-0  |
|     |          |                |    | 1-0  |



Double Precluons 1.N X BE + 1023 1023+4 = 1027 Si ublt 1027 513-1 256-1 100000000011 100116060000000000 128-0 64-0 Exponent mantha 32-0 16-0 1 - 0 4-0

3) What do you mean by decader? Design a 3-to 8 line decader and explain it.

Decaders - Decader is a combinational circuit that convert one type of input into another type. It is a multiple input multiple output logic circuit.

Decadere is a logic circuit which converts binary information from a input lines to a maximum of 2" unique output lines with one enable line that is used to



The Standard form of decoders is nyon where (n=1,2,3...)

n= Number of input lines. an = Number of output lines Block diagram of decodere



3 to 8 line decoderes-

number of input = 3 number of output = 8







| Tru | th tab | les- |   |     |    |    |    |    |    |   |    |
|-----|--------|------|---|-----|----|----|----|----|----|---|----|
| £   | A      | В    | C | 00  | 0, | 02 | 02 | 04 | 05 | 0 | 07 |
| 0   | X      | X    | X | 0 7 | 00 | 00 | 00 | 00 | 00 | 0 | 0  |
| 1   | 0      | 0    | 1 | 0   | 크  | 0  | 0  | 0  | 0  | 0 | 0  |
| ユー  | 0      | 1    | 0 | 0   | 0  | 7  | 0  | 0  | 0  | 0 | 0  |
| 1   | 0      | 1    | 1 | 0   | 0  | 0  | 4  | 0  | 0  | 0 | 0  |
| 1   | 1      | 0    | 0 | 0   | 0  | 0  | 0  | ュ  | 0  | 0 | 0  |
| 보   | 1      | 0    | ユ | 0   | 0  | 0  | 0  | 0  | 1  | 0 | 0  |
| 1   | 1      | 1    | 0 | 0   | 0  | 0  | 0  | 0  | 0  | 世 | O  |
| 1   | 1      | 1    | 1 | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 1  |

output is 00= EABT; O1= EABC, O2= EABC, Og= EABC, O4= EABC, O7= EABC

Circuit diagrams-





How does a JK flipflop differs from a S-R flipflop in its basic operations? Explain.

Both J-t (Jack Kilby) flipflops and s-R (set-Ruet) flip flops are types of bistable multivibrators used in DLD & CO when they share the ability to store a state, they differ in their basic operations and characteristics S-R flipflops-

- 1) Basic Equation: The S-R flipflop has two inputs set (s) and Reset (R)
- in the R-S flipflop when both inputs are active(1).
- The s input sets the flipflop to the whate is, while the p input resets to the state o.
- 2) Ambiguous state Handling: In a s-R flipflop, if both S and R inputs one artive simultaneously (1), the behaviour is undefined and it can head to the "meta stable" state.
- 3) clock input: Some implementation of S-R flip-flops
  Include a clock input, allowing the flip-flop to
  Charge its state only on a clock Edge.

  J-K flip flops-
- The J-k flipflop also has two inputs: I and I.

  The climinates the ambiguous state of the S-R flip

flop by introducing a "taggle" functionality.



when J=1 &t=0, the flip-flop is set.

When J=0 &t=1 the flip-flop is reset.

When both I and k are 1, the flip-flop taggles or charges its state.

2) Ambiguous state Handlings.

The J-k flipflop inherently handles the ambiguous state issue by planning a defined behaviour when both I & k inputs are active.

3) Clock inputs.

Similar to the s-R flipflop, J-K flip-flops of ten includes a clock input for synchronous Operation

A Basic computer register is a small unit of memory within the CPU that is used for Temporary storage of data during processing Registers are furdamental components in CPU operations, such as anotheretic, logic and data movement.

1) Size and Numbers-Registers are small fast docations typically capable of holding a fixed no of hits.

2) A CPU contains multiple registers with different purposes such as data registers, address registers and control registers.

2) Data storage of Registers store binary data in the forms of bits.



Data Registers are used for holding Operands, interemediate results.

3) Operations-Registers are involved to Various cpu operations, including Arthmetic & logic operations.

They serve as the source & destination for data during these operations.

4) Registers in Instruction Executions-During the Execution of machine instructions, data is often transferred blue registers & other parts of the CPU, such as the

arithemetic logic unit.

5) Address Registers 6- Some registers store memory address & facilitate memory access during program Execution.

managing the operation of the CPU, controlling interrupts and strong status information.

7) Fast Access? Registers are located within the CPU itely, praviding fast access of data compared to main memory.

8) Temporary storages-

Short - term data storage during the program Execution.